User Tools

Site Tools



This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revision Previous revision
Next revision
Previous revision
zhaoguo_wang [2014/03/30 19:59] external edit
zhaoguo_wang [2019/01/14 20:34] (current)
Line 1: Line 1:
 ====== Zhaoguo Wang (王肇国) ====== ====== Zhaoguo Wang (王肇国) ======
-Ph.D Candidate+Tenure-Track Associate Professor
 [[http://​​|Institute of Parallel and Distributed Systems]] [[http://​​|Institute of Parallel and Distributed Systems]]
-[[http://​​englishnew|Fudan University]] 
-E-mail: zgwang **at** fudan **dot** edu **dot** cn 
-Mailing Address: Room 3403, Software Institute, 825 Dongchuan Rd., Shanghai China, 201203. 
-===== About Me ===== 
-I am a third year Ph.D student under the supervision of Prof. [[Binyu Zang]], Prof. [[Haibo Chen]] and Prof. [[http://​​~jinyang/​|Jinyang Li]] . My research interests are operating system and system virtualization. I intend to graduate at the summer of 2014. 
-===== Research Area ===== 
-  * Multicore In-Memory Database 
-  * Scalable Full System Emulation 
-===== Education ===== 
-  * Ph.D Candidate, Computer Science, Fudan University (2011.9 ~ now) 
-  * M.S. Software School, Fudan University (2008.9 ~ 2011.6) 
-  * B.S. Software School, Nanjing University (2004.9 ~ 2008.6) 
-===== Publications ===== 
-**Zhaoguo Wang**, Hao Qian, Jinyang Li and Haibo Chen. "Using Restricted Transactional Memory to Build a Scalable In-Memory Database."​ . In Proceedings of The European Conference on Computer Systems **(EuroSys 2014)**, Amsterdam, The Netherlands,​ 2014.[{{:​publications:​dbx.pdf|EuroSys'​14}}] 
-**Zhaoguo Wang**, Hao Qian, Haibo Chen and Jinyang Li. "​Opportunities and pitfalls of multicore scaling using hardware transaction memory."​ In Proceedings of the 4th Asia-Pacific Workshop on Systems **(APSYS 2013)**, p. 3. ACM, 2013.[{{:​publications:​skiplist-tm.pdf|APSYS'​13}}] 
-**Zhaoguo Wang**, Ran Liu, Yufei Chen, Xi Wu, Haibo Chen, Weihua Zang, Binyu Zang. "​COREMU:​ a scalable and portable parallel full-system emulator."​ In Proceedings of the 16th ACM symposium on Principles and Practice of Parallel Programming **(PPoPP 2011)**, pp. 213-222. ACM, 2011 .[{{:​publications:​coremu-ppopp11.pdf|PPoPP'​11}}] 
-===== Projects ===== 
-2013.4 - current 
-DBX is an in-memory database that uses Intel’s restricted transaction memory (RTM) to achieve high performance and good scalability across multicore machines. It uses a modular 2-tier architecture where a database transactional layer is built on top of an underlying shared-memory store. The memory store subsystem implements concurrent b+ tree, skiplist and hashtable with RTM. The transaction protocol is a variant of optimistic concurrency control implemented with RTM. It has comparable performance with state-of-the-art in-memory database but much simpler implementation. 
-2011.3 - 2011.10 
-(Intern At [[http://​​en-us/​groups/​sr/​default.aspx|MSRA]],​ Supervised by [[http://​​en-us/​groups/​sr/​default.aspx|Zhenyu Guo]]) 
-Asynchronous workflow is commonly used to provide low latency. Due to the app server is stateless, failure may cause the message lost or redundent. iThread is a framework to provide reliable workflow for large scale internet service. It uses replicated state machine to provide durabilty and high availability. By logging the committed and removed event id, it guarantees that each event is executed exactly once. This work was done at [[http://​​en-us/​groups/​sr/​default.aspx|System Research Group of Microsoft Research Asia]]. In this project, I'm responsible for implementing a microblog service using iThread framework. 
-2009.3 - 2010.11 
-COREMU is a scalable and portable parallel emulation framework that decouples the complexity of building a mature sequential 
-emulator from providing a parallelized version. The key observation is that CPU cores and devices in current (and likely future) multiprocessors are loosely-coupled and communicate through well-defined interfaces. Based on this observation,​ COREMU emulates multiple cores by creating multiple instances of existing sequential emulators, and uses a thin library layer to handle the 
-inter-core and device communication and synchronization,​ to maintain a consistent view of system resources. 
-COREMU also incorporates lightweight memory transactions,​ feedback-directed scheduling, lazy code invalidation and adaptive signal control to provide scalable performance. 
-We have built a working prototype by reusing the widely-used QEMU as the sequential emulator, with only 1800 LOCs change to QEMU.  
-COREMU currently fully supports x64 and ARMplatforms,​ and can emulates up to 255 cores running commodity OSes with practical 
-performance,​ while QEMU cannot scale above 32 cores. 
-A set of performance evaluation against QEMU indicates that, COREMU has negligible uniprocessor emulation overhead, performs and scales significantly better than QEMU. 
-The code has been released on [[https://​​p/​coremu/​home/​]] 
zhaoguo_wang.txt · Last modified: 2019/01/14 20:34 (external edit)